|Datasheet||Download X76F200X datasheet
FEATURES 64-bit Password Security One Array (240 Bytes) Two Passwords (16 Bytes) --Read Password --Write Password Programmable Passwords Retry Counter Register --Allows 8 tries before clearing of the array 32-bit Response to Reset (RST Input) 8 byte Sector Write mode 1MHz Clock Rate 2 wire Serial Interface Low Power CMOS to 5.5V operation --Standby current Less than 1ľA --Active current less than 3 mA High Reliability Endurance: --100,000 Write Cycles Data Retention: 100 years Available in: --8 lead PDIP, SOIC, TSSOP, Smart Card and Smart Card Module
The is a Password Access Security Supervisor, containing one 1920-bit Secure SerialFlash array. Access to the memory array can be controlled by two 64-bit passwords. These passwords protect read and write operations of the memory array. The X76F200 features a serial interface and software protocol allowing operation on a popular two wire bus. The bus signals are a clock Input (SCL) and a bidirectional data input and output (SDA). The X76F200 also features a synchronous response to reset providing an automatic output of a hard-wired 32-bit data stream conforming to the industry standard for memory cards. The X76F200 utilizes Xicor's proprietary Direct WriteTM cell, providing a minimum endurance of 100,000 cycles and a minimum data retention of 100 years.
CS SCL INTERFACE Interface LOGIC Logic PASSWORD ARRAY Password Array AND PASSWORD and Password VERIFICATION LOGIC CHIP ENABLE DATA TRANSFER Data Transfer ARRAY ACCESS Array Access ENABLE Enable8K BYTE SerialFlash ARRAY Erase Logic ARRAY 0 (PASSWORD PROTECTED)
240 Byte 32 BYTE SerialFlash ARRAY EEPROM Array
PIN DESCRIPTIONS Serial Clock (SCL) The SCL input is used to clock all data into and out of the device. Serial Data (SDA) SDA is an open drain serial data input/output pin. During a read cycle, data is shifted out on this pin. During a write cycle, data is shifted in on this pin. In all other cases, this pin in a high impedance state. Reset (RST) RST is a device reset pin. When RST is pulsed high the X76F200 will output 32 bits of fixed data which conforms to the standard for "synchronous response to reset". The part must not in a write cycle for the response to reset to occur. See Figure 7. If there is power interrupted during the Response to Reset, the response to reset will be aborted and the part will return to the standby state. The response to reset is "mask programmable" only! DEVICE OPERATION The X76F200 memory array consists of thirty 8-byte sectors. Read or write access to the array always begins at the first address of the sector. Read operations then can continue indefinitely. Write operations must total 8 bytes. There are two primary modes of operation for the X76F200; Protected READ and protected WRITE. Protected operations must be performed with one of two 8-byte passwords. The basic method of communication for the device is generating a start condition, then transmitting a command, followed by the correct password. All parts will be shipped from the factory with all passwords equal to `0'. The user must perform ACK Polling to determine the validity of the password, before starting a data transfer (see Acknowledge Polling.) Only after the correct password is accepted and a ACK polling has been performed, can the data transfer occur. To ensure the correct communication, RST must remain LOW under all conditions except when running a "Response to Reset sequence". Data is transferred in 8-bit segments, with each transfer being followed by an ACK, generated by the receiving device. If the in a nonvolatile write cycle a "no ACK" (SDA=High) response will be issued in response to loading of the command byte. If a stop is issued prior to
the nonvolatile write cycle the write operation will be terminated and the part will reset and enter into a standby mode. The basic sequence is illustrated in Figure 1. PIN NAMES SymbolDescription
Serial Data Input/Output Serial Clock Input Reset Input Supply Voltage Ground No Connect
PDIP VCC NC Vss SOIC Smart Card Module VSS NC SDA NC TSSOP VCC NC VSS RST SCL SDA NC VCC RST SCL NC VCC RST SCL NC GND NC SDA NC RST SCL SDA NC
After each transaction is completed, the X76F200 will reset and enter into a standby mode. This will also be the response if an unsuccessful attempt is made to access a protected array.
Figure 1. X76F200 Device Operation LOAD COMMAND/ADDRESS BYTE Start Condition All commands are preceeded by the start condition, which is a HIGH to LOW transition of SDA when SCL is HIGH. The X76F200 continuously monitors the SDA and SCL lines for the start condition and will not respond to any command until this condition is met. A start may be issued to terminate the input of a control byte or the input data to be written. This will reset the device and leave it ready to begin a new read or write command. Because of the push/pull output, a start cannot be generated while the part is outputting data. Starts are inhibited while a write is in progress. Stop Condition All communications must be terminated by a stop condition. The stop condition is a LOW to HIGH transition of SDA when SCL is HIGH. The stop condition is also used to reset the device during a command or data input sequence and will leave the device in the standby power mode. As with starts, stops are inhibited when outputting data and while a write is in progress. Acknowledge is a software convention used to indicate successful data transfer. The transmitting device, either master or slave, will release the bus after transmitting eight bits. During the ninth clock cycle the receiver will pull the SDA line LOW to acknowledge that it received the eight bits of data. The X76F200 will respond with an acknowledge after recognition of a start condition and its slave address. If both the device and a write condition have been selected, the X76F200 will respond with an acknowledge after the receipt of each subsequent eight-bit word.
Retry Counter The X76F200 contains a retry counter. The retry counter allows 8 accesses with an invalid password before any action is taken. The counter will increment with any combination of incorrect passwords. If the retry counter overflows, the memory area and both of the passwords are cleared If a correct password is received prior to retry counter overflow, the retry counter is reset and access is granted. Device Protocol The X76F200 supports a bidirectional bus oriented protocol. The protocol defines any device that sends data onto the bus as a transmitter and the receiving device as a receiver. The device controlling the transfer is a master and the device being controlled is the slave. The master will always initiate data transfers and provide the clock for both transmit and receive operations. Therefore, the X76F200 will be considered a slave in all applications.
Clock and Data Conventions Data states on the SDA line can change only during SCL LOW. SDA changes during SCL HIGH are reserved for indicating start and stop conditions. Refer to Figure 2 and Figure 3.
|Some Part number from the same manufacture|
|X8M192000L123 Crystal 8.192000mhz|
|X96E5A Meter Movement 96mm 5a|
|X9CC102P Ic-1k Ohm CMOS Pot.|
|XACA04SPEC0304 Control Station 4way|
|XALJ188 Control Station 1 Button|
|XBTF011110 Hmi Terminal5.7" Mono Keypad|